

5(2): 1-7, 2019; Article no.JERR.48858



# Specialized Singulation Punch Design for Package Chip-out Elimination

Antonio R. Sumagpang Jr.<sup>1</sup> and Frederick Ray I. Gomez<sup>1\*</sup>

<sup>1</sup>STMicroelectronics, Inc., Calamba City, Laguna, 4027, Philippines.

Authors' contributions

This work was carried out in collaboration amongst the authors. Both authors read, reviewed and approved the final manuscript.

#### Article Information

DOI: 10.9734/JERR/2019/v5i216922 <u>Editor(s):</u> (1) Dr. P. Elangovan, Associate Professor, Department of EEE, Sreenivasa Institute of Technology and Management Studies, Chittoor, Andhra Pradesh, India.

(2) Dr. Raad Yahya Qassim, Professor, Department of Ocean Engineering, The Federal University of Rio de Janeiro, Brazil. <u>Reviewers:</u>

(1) Yash Dave, Govt. Autonomous Polytechnic College Dhar, India.

(2) Dr. Venkata Sanyasi Seshendra Kumar Karri, Gandhi Institute of Technology and Management, India. Complete Peer review History: <u>http://www.sdiarticle3.com/review-history/48858</u>

Original Research Article

Received 02 March 2019 Accepted 15 May2019 Published 20 May 2019

# ABSTRACT

In the semiconductor manufacturing industry, package chip-out is a common defect frequently encountered in trim and form (T/F) process. For thin shrink small outline package (TSSOP), top defect incurred during assembly manufacturing was the package chip-out located at the top surface of the package. In this scenario, the end-of-line (EOL) process parts per million (PPM) and its non-conformance report (NCR) are high. This paper discussed how the TSSOP20 package (hereinafter referred to as Device A) chip-out was addressed and replicated or simulated through package design simulation.

Keywords: Singulation; singulation punch; package chip-out.

# **1. INTRODUCTION**

Package chip-out is a common defect frequently encountered in trim and form (T/F) process at the semiconductor assembly manufacturing. Package chip-out is defined as a region of material missing from a body. This region does not progress completely through the component and is formed after the component is manufactured. The body is given by its length, width, and depth from a projection of the design plat-form. Through this definition, Figs. 1 and 2

\*Corresponding author: Email: f.i.gomez@ieee.org, frederick-ray.gomez@st.com;

show the location the signature of chip-out on the top surface of the thin shrink small outline package 20-lead (TSSOP20, hereinafter referred to as Device A) package.



# Fig. 1. Chip-out location at the lower right of the package (signature 1)

These package chip-out signatures were captured during the singulation stage at the trim and form process. Fig. 3 illustrates the assembly

process flow, while Fig. 4 shows the process mapping of the chip-out. It is worth noting that process flow varies with the product and the technology [1-3]. With the continuing technology trends [4-7], challenges in assembly manufacturing are inevitable.



Fig. 2. Chip-out location at the upper left of the package (signature 2)







Fig. 4. Chip-out process mapping

Sumagpang and Gomez; JERR, 5(2): 1-7, 2019; Article no.JERR.48858



Fig. 5. Trim and form tooling for package singulation

Fig. 5 shows how the package contacted with the tool during the singulation stage.

#### 1.1 The End-of-Line Assembly Manufacturing Performances

Device A package chip-out trend in Fig. 6 showed significant failure from January to September of 2007, for end-of-line (EOL) assembly processes.

# 2. EXPERIMENTAL SECTION

A dimensional analysis using the AutoCAD software [8] in Fig. 7 was performed to validate the original setup of the singulation tool. Fig. 6 shows the dimensional condition of the original setup against the simulated dimensional punch requirement. It also shows the possibility of package contact clearances in case the punch will shift in the extreme left and right locations.

A package chip-out can occur in two possible situations: One at the singulation stage of trim form process in which the package has a direct contact with the singulation punch, and two at the singulation tool set-up that requires dimensional standards.

### 2.1 Package Chip-out Failure Mechanism on Singulation Punch

The singulation punch in TF process guides and holds the package units to singulate from the leadframe matrix. Punch applies a certain external force to the package and holds the unit to singulate. Punch requires a critical dimension in order to perform its required function. Fig. 8 shows the how the unit is being singulated in case the singulation punch does not comply with the required dimension.



Fig. 6. Package chip-out PPM trend (actual PPM intentionally not shown)

Sumagpang and Gomez; JERR, 5(2): 1-7, 2019; Article no.JERR.48858



Fig. 7. Simulation with the original setup dimension condition and the required punch dimension



Fig. 8. Possible mis-alignment during package singulation

#### 3. RESULTS AND DISCUSSION

#### 3.1 Replication and Simulation of Package Chip-out Signatures

Actual validation was made based on the dimensions simulated from AutoCAD in Fig. 7. The original setup dimensions were simulated in the worst punch location condition to replicate the package chip-out signatures 1 and 2 illustrated from Figs. 1-2.

#### 3.1.1 Package chip-out signature 1

Simulation and tool adjustment was made under worst condition. Fig. 9 shows the maximum shifting of package to the rightmost side of the singulation punch. This resulted to the loss of support on the top package area when there is maximum shifting of package against insert position. Based on this condition the chip-out signature 1 was replicated.

#### 3.1.2 Package chip-out signature 2

The same procedure was made to determine condition of the package chip-out signature 2. Fig. 10 shows the maximum shift of package to the left most of the singulation punch.

#### 3.2 Singulation Punch Modification for Signature 1 and 2

The peripheral dimensions of the singulation punch design were modified based on the simulation and replication of the package signature chip-out. Fig. 11 shows the modified punch dimension and the 3D modeling illustration of the complete modified punch configuration to eliminate the package chip-out.



Fig. 9. Simulation and replication of chip-out signature 1



Fig. 10. Simulation and replication of chip-out signature 2

Sumagpang and Gomez; JERR, 5(2): 1-7, 2019; Article no.JERR.48858



Fig. 11. Singulation punch design modification and 3D modeling using autocad software



Fig. 12. Package chip-out PPM trend improvement (Actual PPM intentionally not shown)

Further data was made on a larger scale and Comparative Tests were used to statistically validate the results, with the aid of SAS-JMP [9], a system software for statistical analysis. Tukey-Kramer test was used for it gives a more conservative estimate of results as compared to the other tests. Statistical graphs are provided for ease of interpretation and analysis.

#### 3.3 Assembly EOL Package Chip-out PPM Trend

Based on assembly EOL Device A PPM data in Fig. 12, the simulation/replication made via design modification and singulation tool clearance standardization contribute a significant improvement for eliminating package chip-out.

#### 4. CONCLUSION AND RECOMMENDA-TIONS

The original equipment manufacturer (OEM) design for Device A singulation tool did not met the required dimensions of singulation punch for worst conditions (maximum shifting of package to meet the required clearance to support the package during singulation). The modified punch dimension significantly contributed to improve the Device A chip-out reduction for chip-out signatures 1 & 2. The most significant factor is the parts consumable replacement based on the wear and tear life condition set, this the pro-active way to maintain the best quality and performance of the singulation tool.

It is recommended that these corrective actions be sustained by understanding the wear and tear of the material via tool life identification for frequent parts replacements and maintenance. Another thing to consider is the tool clearance dimensional set-up that can be attained by an appropriate die-setting dimensional inspection. It that is also important the assembly manufacturing processes ensure proper electrostatic discharge (ESD) checks and controls. Discussions presented in [10] are helpful to realize ESD-related controls.

## ACKNOWLEDGMENTS

The authors would like to express sincerest appreciation to the Central Engineering and Development – New Product Introduction (NPI) team and colleagues of STMicroelectronics Calamba who have greatly contributed to the success of the work. The authors are grateful to the Management Team for the solid support.

# **COMPETING INTERESTS**

Authors have declared that no competing interests exist. The products used for this research are commonly and predominantly used products in our area of research and country. There is absolutely no conflict of interest between the authors and producers of the products because we do not intend to use these products as an avenue for any litigation but for the advancement of knowledge. Also, the research was not funded by the producing company rather it was funded by personal efforts of the authors.

# REFERENCES

1. May GS, Spanos CJ. Fundamentals of semiconductor manufacturing and process control. 1<sup>st</sup> ed., Wiley-IEEE Press, USA; 2006.

- Geng H. Semiconductor manufacturing handbook. 1<sup>st</sup> ed., McGraw-Hill Education, USA; 2005.
- Doering R, Nishi Y. Handbook of semiconductor manufacturing technology. 2<sup>nd</sup> ed., CRC Press, USA; 2007.
- Liu Y, Irving S, Luk T, Kinzer D. Trends of power electronic packaging and modeling. 10th Electronics Packaging Technology Conference, Singapore; 2008.
- Tsukada Y, Kobayashi K, Nishimura H. Trend of semiconductor packaging, high density and low cost. 4<sup>th</sup> International Symposium on Electronic Materials and Packaging, Taiwan; 2002.
- Sumagpang A, Gomez FR. Line stressing critical processes optimization of scalable package passive device for successful production ramp-up. Journal of Engineering Research and Reports. 2018; 3(1):1-13.
- Sumagpang A, Gomez FR. Challenges and resolution for copper wirebonding on tapeless leadframe chip-on-lead technology. Journal of Engineering Research and Reports. 2018;3(2):1-13.
- 8. Autodesk Inc., AutoCAD. Available:https://www.autodesk.com /products/autocad/overview
- 9. SAS Institute Inc. JMP statistical discovery software.
- Available:https://www.jmp.com/en\_ph/soft ware.html
- Gomez FR, Mangaoang T. Elimination of ESD events and optimizing waterjet deflash process for reduction of leakage current failures on QFN-mr leadframe devices. Journal of Electrical Engineering, David Publishing Co. 2018;6(4):238-243.

© 2019 Sumagpang and Gomez; This is an Open Access article distributed under the terms of the Creative Commons Attribution License (http://creativecommons.org/licenses/by/4.0), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

> Peer-review history: The peer review history for this paper can be accessed here: http://www.sdiarticle3.com/review-history/48858